## CSEE223

b) Latch c) Strobe d) Adder

a) Two inverters b) Two comparators

7. The basic latch consists of \_\_\_\_\_

| CSEE223                                                                                                                                                                    | Name:                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Flip-Flops Quiz 1                                                                                                                                                          | Date:                                            |
| 1. The truth table for an S-R flip-flop has how raa) 1 b) 2 c) 3 d) 4                                                                                                      | nany VALID entries?                              |
| <ul><li>2. A basic S-R flip-flop can be constructed by ca) AND or OR gates</li><li>b) XOR or XNOR gates</li><li>c) NOR or NAND gates</li><li>d) AND or NOR gates</li></ul> | ross-coupling of which basic logic gates?        |
| . 3. The logic circuits whose outputs at any instaralso on the past outputs are called a) Combinational circuits b) Sequential circuits c) Latches d) Flip-flops           | nt of time depends only on the present input but |
| <ul><li>4. Whose operations are more faster among the</li><li>a) Combinational circuits</li><li>b) Sequential circuits</li><li>c) Latches</li><li>d) Flip-flops</li></ul>  | following?                                       |
| 5. How many types of sequential circuits are? a) 2 b) 3 c) 4 d) 5                                                                                                          |                                                  |
| 6. The sequential circuit is also calleda) Flip-flop                                                                                                                       |                                                  |

| c) Two amplifiers<br>d) Two adders                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8. The output of latches will remain in set/reset until a) The trigger pulse is given to change the state b) Any pulse given to go into previous state c) They don't get any pulse more d) The pulse is edge-triggered                               |
| 9. In a NAND based S-R latch, if S=1 & R=1 then the state of the latch is a) No change b) Set c) Reset d) Forbidden.                                                                                                                                 |
| 10. One major difference between a NAND based S'-R' latch & a NOR based S-R latch is                                                                                                                                                                 |
| a) The inputs of NOR latch are 0 but 1 for NAND latch b) The inputs of NOR latch are 1 but 0 for NAND latch c) The output of NAND latch becomes set if S'=0 & R'=1 and vice versa for NOR latch d) The output of NOR latch is 1 but 0 for NAND latch |
| 11. The Gated S-R flip flop consist of a) 4 AND gates b) Two additional AND gates c) An additional clock input d) 3 AND gates                                                                                                                        |
| <ul><li>12. What is one disadvantage of an S-R flip-flop?</li><li>a) It has no Enable input</li><li>b) It has a RACE condition</li><li>c) It has no clock input</li><li>d) Invalid State</li></ul>                                                   |
| 13. If an active-HIGH S-R latch has a 0 on the S input and a 1 on the R input and then the R input goes to 0, the latch will be a) SET b) RESET c) Clear d) Invalid                                                                                  |
| 14. A latch is an example of a a) Monostable multivibrator b) Astable multivibrator c) Bistable multivibrator d) 555 timer                                                                                                                           |

| a) One stable state b) Two stable state c) Three stable state d) Infinite stable states                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16. Why latches are called a memory devices?  a) It has capability to stare 8 bits of data b) It has internal memory of 4 bit c) It can store one bit of data d) It can store infinite amount of data |
| a) Astable & Monostable b) Low input & high output c) High output & low output d) Low output & high input                                                                                             |
| 18. The full form of SR is a) System rated b) Set reset c) Set ready d) Set Rated                                                                                                                     |
| 19. The SR latch consists of a) 1 input b) 2 inputs c) 3 inputs d) 4 inputs                                                                                                                           |
| 20. The outputs of SR latch are a) x and y b) a and b c) s and r d) q and q'                                                                                                                          |
| 21. The NAND latch works when both inputs are a) 1 b) 0 c) Inverted d) Don't cares 22. The first step of analysis procedure of SR latch is to                                                         |
| a) label inputs b) label outputs                                                                                                                                                                      |

| c) label states<br>d) label tables                                                                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23. The inputs of SR latch are a) x and y b) a and b c) s and r d) j and k                                                                                                                      |
| 24. When a high is applied to the Set line of an SR latch, then a) Q output goes high b) Q' output goes high c) Q output goes low d) Both Q and Q' go high                                      |
| 25. When both inputs of SR latches are low, the latch a) Q output goes high b) Q' output goes high c) It remains in its previously set or reset state d) it goes to its next set or reset state |